《電子技術(shù)應(yīng)用》
您所在的位置:首頁 > 模擬設(shè)計 > 解決方案 > ADIADN2812評估板參考設(shè)計方案

ADIADN2812評估板參考設(shè)計方案

2012-11-02

ADN2812是ADI公司生產(chǎn)的一款具有量化接收機(jī)功能,信號電平檢測、時鐘和數(shù)據(jù)恢復(fù)功能,連續(xù)數(shù)據(jù)率從12.3Mb/s到2.7Gb/s。ADN2812芯片在沒有外部基準(zhǔn)時鐘或編程的情況下,自動鎖存所有數(shù)據(jù)速率。滿足所有光纖網(wǎng)絡(luò)抖動,包括抖動轉(zhuǎn)移、抖動生成和抖動公差。本文主要介紹ADN2812的主要特性、方框圖及其應(yīng)用。同時介紹EVAL-ADN2812EB評估板、電路圖、材料清單和PCB Layout圖。

The ADN2812 provides the receiver functions of quantization, signal level detect, and clock and data recovery for continuous data rates from 12.3 Mb/s to 2.7 Gb/s. The ADN2812 auto-matically locks to all data rates without the need for an external reference clock or programming. All SONET jitter requirements are met, including jitter transfer, jitter generation, and jitter tolerance. All specifications are quoted for −40℃ to +85℃ ambient temperature, unless otherwise noted.

This device, together with a PIN diode and a TIA preamplifier, can implement a highly integrated, low cost, low power fiber optic receiver.

The receiver front end, loss of signal (LOS) detector circuit indicates when the input signal level has fallen below a user-adjustable threshold. The LOS detect circuit has hysteresis to prevent chatter at the output.

The ADN2812 is available in a compact 5 mm × 5 mm 32-lead lead frame chip scale package (LFCSP).

ADN2812主要特性:

Serial data input: 12.3 Mb/s to 2.7 Gb/s

Exceeds SONET requirements for jitter transfer/ generation/tolerance

Quantizer sensitivity: 6 mV typical

Adjustable slice level: ±100 mV

Patented clock recovery architecture

Loss of signal (LOS) detect range: 3 mV to 15 mV

Independent slice level adjust and LOS detector

No reference clock required

Loss of lock indicator

I2C interface to access optional features

Single-supply operation: 3.3 V

Low power: 750 mW typical

5 mm × 5 mm 32-lead LFCSP

ADN2812應(yīng)用:

SONET OC-1/OC-3/OC-12/OC-48 and all associated FEC rates

Fibre Channel, 2× Fibre Channel, GbE, HDTV

WDM transponders

Regenerators/repeaters

Test equipment

Broadband cross-connects and routers


圖1. ADN2812方框圖

EVAL-ADN2812EB介紹:

This application note describes the use of the EVAL-ADN2812EB. The ADN2812 is a continuous rate clockrecovery, data-retiming device based on a multiloop PLL architecture. The ADN2812 can automatically lock to any data rate from 10 Mbps to 2.7 Gbps, recover the clock, and retime the data without programming and without the need for an external reference clock as an acquisition aid. An I2C“ interface is available to access special features of the ADN2812; however, it is not required for normal operation.

The EVAL-ADN2812EB is fabricated using standard FR-4 materials. All high speed differential signal traces are matched to within 3 mils length and maintain a 50 characteristic impedance to preserve signal integrity.

EVAL-ADN2812EB電路圖:


圖2. EVAL-ADN2812EB電路圖

EVAL-ADN2812EB材料清單:


PCB Layout圖:

 


本站內(nèi)容除特別聲明的原創(chuàng)文章之外,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,并不代表本網(wǎng)站贊同其觀點。轉(zhuǎn)載的所有的文章、圖片、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無法一一聯(lián)系確認(rèn)版權(quán)者。如涉及作品內(nèi)容、版權(quán)和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當(dāng)措施,避免給雙方造成不必要的經(jīng)濟(jì)損失。聯(lián)系電話:010-82306118;郵箱:aet@chinaaet.com。
主站蜘蛛池模板: 亚洲国产精品成人精品软件 | 日本乱人伦在线观看免费 | 91精品国产综合久久香蕉 | 一区二区三区国产 | 亚洲撸| 69xxxxxxxx| 一级aaaaaa毛片免费 | 亚洲国产日韩女人aaaaaa毛片在线 | 欧美另类孕交免费观看 | 久久精品视频99 | 国产国语对白一级毛片 | 99在线观看巨臀大臀视频 | 美女毛片在线观看 | 欧美在线视频免费 | 一级做a爱 | 女人抠逼视频 | 久久精品国产精品亚洲人人 | 黄色美女视频 | 亚洲一区二区三区久久 | 综合亚洲欧美日韩一区二区 | 国产一级性片 | 思思99re| 亚洲九九夜夜 | 播播网手机在线播放 | 在线观看亚洲视频 | 亚洲第一中文字幕 | 日韩精品中文字幕视频一区 | 欧美日韩一区二区在线观看视频 | 欧美午夜网 | 青青草国产一区二区三区 | 亚洲成人黄色网 | 国产中文字幕免费观看 | 国产高清在线不卡 | 久青草视频在线 | 手机看片日韩日韩韩 | 国产97公开成人免费视频 | 91视频站 | 久久怡红院亚欧成人影院 | 国产精品私人玩物在线观看 | 99国产高清久久久久久网站 | 久久成人免费观看草草影院 |